EP0104657A2 - Semiconductor integrated circuit device - Google Patents

Semiconductor integrated circuit device Download PDF

Info

Publication number
EP0104657A2
EP0104657A2 EP83109689A EP83109689A EP0104657A2 EP 0104657 A2 EP0104657 A2 EP 0104657A2 EP 83109689 A EP83109689 A EP 83109689A EP 83109689 A EP83109689 A EP 83109689A EP 0104657 A2 EP0104657 A2 EP 0104657A2
Authority
EP
European Patent Office
Prior art keywords
logic
semiconductor integrated
integrated circuit
circuit device
logic blocks
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP83109689A
Other languages
German (de)
French (fr)
Other versions
EP0104657B1 (en
EP0104657A3 (en
Inventor
Hideo Maejima
Ikuro Masuda
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP16850282A external-priority patent/JPH0650813B2/en
Priority claimed from JP57187569A external-priority patent/JPS5978554A/en
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Publication of EP0104657A2 publication Critical patent/EP0104657A2/en
Publication of EP0104657A3 publication Critical patent/EP0104657A3/en
Application granted granted Critical
Publication of EP0104657B1 publication Critical patent/EP0104657B1/en
Expired legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
    • G11C17/08Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements
    • G11C17/10Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements in which contents are determined during manufacturing by a predetermined arrangement of coupling elements, e.g. mask-programmable ROM
    • G11C17/12Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements in which contents are determined during manufacturing by a predetermined arrangement of coupling elements, e.g. mask-programmable ROM using field-effect devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/76Architectures of general purpose stored program computers
    • G06F15/78Architectures of general purpose stored program computers comprising a single central processing unit
    • G06F15/7839Architectures of general purpose stored program computers comprising a single central processing unit with memory
    • G06F15/7842Architectures of general purpose stored program computers comprising a single central processing unit with memory on one IC chip (single chip microcontrollers)
    • G06F15/786Architectures of general purpose stored program computers comprising a single central processing unit with memory on one IC chip (single chip microcontrollers) using a single memory module
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/06Arrangements for interconnecting storage elements electrically, e.g. by wiring
    • G11C5/063Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/06Address interface arrangements, e.g. address buffers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/017509Interface arrangements
    • H03K19/017518Interface arrangements using a combination of bipolar and field effect transistors [BIFET]
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/094Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
    • H03K19/0944Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using MOSFET or insulated gate field-effect transistors, i.e. IGFET
    • H03K19/09448Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using MOSFET or insulated gate field-effect transistors, i.e. IGFET in combination with bipolar transistors [BIMOS]

Definitions

  • the presesnt invention relates to a semiconductor integrated circuit device, and more particularly to a semiconductor integrated circuit device suitable to a high density and high speed logic large scale integration.
  • MOS metal oxide semiconductor
  • a plurality of logic blocks each comprising a number of MOS field effect transistors can be formed on one silicon chip.
  • a capacitive load increases, which results in the decrease of a signal transmission rate.
  • a cause of the increase of the capacitive load resides in the use of a number of MOS field effect transistors which are voltage devices. Thus, a weak point of the MOS field effect transistors appears.
  • F ig. 1 shows a configuration of a one-chip microcomputer which is a typical example of a highly integrated logic LSI.
  • the LSI which forms the microcomputer 100 has logic blocks such as a ROM (read-only memory) 112, a RAM (random access memory) 113, a processor 114, a timer 115 and a peripheral circuit 116 arranged inside of input/output buffers 111 arranged in an outer periphery of a chip and interconnected through an internal bus 117. While not shown, a clock circuit is also one of the logic blocks.
  • ROM read-only memory
  • RAM random access memory
  • One of the problems is the increase of signal transmission delay in each logic block. As the integration densities of the ROM 112 and the RAM 113 increase, the total number of bits of the memory naturally increases. An example of a high integration memory is explained below for the ROM 112.
  • Fig. 2 shows a block diagram of the ROM 112 which is one of the logic blocks of the microcomputer shown in Fig. 1.
  • the ROM 112 comprises address input buffers 10, word drivers 12, multiplexer and sense circuits 15, which serve as coupling circuits, and an address decoder 11 and memory cells 13 which serve as logic units.
  • Those coupling circuits and the logic units are interconnected through an address input bus 118, an address buffer output bus 120, a decoder output bus 122 and buses through which word signals 124, bit signals 126 and data outputs 128 are transmitted.
  • those coupling circuits are formed by the MOS field effect -transistors.
  • MOS field effect -transistors As the total number of bits of the ROM 112 increases, sizes of arrays of the address decoder 11 and the memory cells 13 increase. As a result, a load of the address input buffers 10 which drive the address decoder 11 and a load of the word drivers 12 which drive the memory cells 13 increase, which results in the delay of the signal transmission.
  • CMOS complementary MOS field effect transistor
  • 122-i denotes an i-th decoder output of a number of decoder outputs
  • 123-i denotes an i-th driver of a number of word drivers
  • 124-i denotes an i-th word signal.
  • the delays of the signal transmission among the respective logic blocks increase.
  • a load including the internal bus 117 for interconnecting the logic blocks also increases and the signal transmission delay is remarkable when the signal is transmitted from one logic block to another or a plurality of logic blocks.
  • the increse of the signal transmission delay due to a number of MOS FET's in the respective logic blocks and the increase of the signal transmission delay among the logic blocks impart a significant affect to a processing speed of a high integration logic circuit device such as a one-chip microcomputer. Since the LSI like the microcomputer performs more complex operations than a single function circuit device such as a memory LSI, the functions of the logic blocks in the chip are different from each other and flow paths of processing or processing times in the respective logic blocks differ depending on a particular condition.a limit of the processing speed of the overall system of the microcomputer is determined by an integration of the limits of the processing times of the respective logic blocks of the computer or an integration of the critical paths.
  • the limit of the processing speed of the microcomputer is reduced.
  • the limit of the processing speed of the microcomputer can be reduced. For this purpose, therefore, it is not necessary to consider the signal transmission delays by the MOS FET's which do not form the critical paths.
  • the above object is attained, in accordance with the present invention, by inserting a coupling circuit having at least a portion thereof formed by a bipolar transistor capable of flowing a large current to drive large loads among logic units formed by MOS FET's and among logic blocks formed by the logic units.
  • Fig. 4 shows an overall configuration of a ROM in one embodiment of the present invention
  • Fig. 5 shows waveforms thereof.
  • the present embodiment shows a dynamic ROM which is one of logic blocks and it comprises address input buffers 10 ; an address decoder 11, word drivers 12, memory cells 13, a bit line pre- charging circuit 14, bit line multiplexer and sense circuits 15 and output buffers 16. The operation is now explained for a first half period (E) and a second half period (E) of a reference clock a.
  • bit lines b are pre-charged and an address is decoded.
  • the bit lines b are charged by the reference clock a applied to the pre-charging circuit 14 so that they are rendered to high levels.
  • an address signal c applied to the address input buffers 10 is converted to a pair of positive and negative signals d by the buffers 10, which are supplied to the address decoder 11.
  • a word signal e i assumes a high level to select a memory word. Those operations occur during the period E.
  • a word in the memory cells 13 is selected by a word drive signal fi established during the period E and the bit lines b pre-charged during the period E are selectively discharged in accordance with the states of the memory cells which constitute the selected word.
  • a data is reflected to the bit lines b, and a signal g is produced by the multiplexer and sense circuits 15.
  • a memory data h is read out from the output buffers 16.
  • the precharge and the discharge are repeated so that the data read cycles are repeated.
  • Fig. 6 shows a detail of the address input buffers 10 shown in Fig. 4.
  • the 9-bit address signal c is converted to the pair of positive and negative signals d (18 lines) by the buffers 201 - 209 and 211 - 219 and they are supplied to the address decoder 11.
  • the address decoder 11 decodes one of the 512 words.
  • the 18-line signal d drives one of 256 MOS FET's.
  • NPN bipolar transistors 220 are arranged in a final stage.
  • the output-of the buffer 201 constituted by MOS FET's is supplied to the other buffer 211 and to the bases of the NPN bipolar transistors 600 and 602.
  • the output of the buffer 211 is supplied to the bases of the NPN transistors 601 and 603. Accordingly, when the address signal cl is "0", the output of the buffer 201 is "1" and the output of the buffer 211 is "0", and the NPN bipolar transistors 600 and 602 are ON while the NPN bipolar transistors 601 and 603 are OFF.
  • the collectors of the NPN bipolar transistors 601 and 602 are connected to Vcc (power supply), the emitters of the transistors 600 and 603 are connected to G N D (ground), the collector of the transistor 600 and the emitter of the transistor 601 are interconnected, the collector of the transistor 603 and the emitter of the transistor 602 are interconnected and signal lines d 1 and d1 are taken out from the junctions.
  • the signal line d 1 is rapidly discharged by the NPN transistor 600 and the signal line d1 is rapidly charged by the NPN transistor 602. As a result, the signal line d 1 assumes "0" and the signal line d1 assumes "1" so that a pair of signals are produced
  • one of the transistors in each of the NPN transistor pairs 600 and 601, and 602 and 603 is ON (and the other is OFF) so that they operate like CMOS circuits. Accordingly, the current flows only when the address signal cl changes and hence a low power consumption is attained.
  • the buffers 201 and 211 need only drive the NPN transistors 600, 601, 602 and 603. Accordingly, the buffers 201 and 211 may be constructed by relatively small MOS FET's. When the buffers 201 and 211 are of CMOS structure, it is more effective to save the power consumption. Since the collectors of the NPN transistors 601 and 602 may be common, a space of the bipolor transistor circuits can be reduced. The same is true for bipolar transistor circuits of the other buffers.
  • Fig. 7 shows a detail of the address decoder 11 shown in Fig. 4.
  • the address decoder 11 is arranged in an array and it is preferably constructed by MOS FET's to reduce a space.
  • an OR array is used. For example, when the 9-bit address signal c is all "0", a signal d 1-9 is LOW and a-signal d 1-9 is HIGH. As a result, only a word signal e0 is HIGH so that a word 0 is selected.
  • a multi-emitter NPN transistor .r a combination of bipolar transistors and MOS FET's may be used in the address decoder 11.
  • Fig. 8 shows a detail of the word drivers 12 shown in Fig. 4. Since the word drivers have large loads as the address input buffers do, NPN transistors are used to enhance current drive capabilities.
  • the NPN transistors 50000 - 50511 serve to charge corresponding word drive signal lines f 0 - f 411 to high level, and MOS FET's 51000 - 51511 serve to discharge the word drive line f i charged in the previous cycle.
  • the word drive line f i is forcedly discharged in the pre-charge period (period E) for the bit lines.
  • a power line a to the NPN transistors 50000 - 50511 is synchronized with the period E and the word drive line f i is not charged in the period E.
  • the word drive lines f 0 - f 511 are discharged by the MOS FET's 51000 - 51511 so that they are discharged during the operation period of the address decoder 11 in the period E (a period from the settlement of the signal d'to the settlement of the word signals e 0 - e 511 ).
  • the NPN transistors may be of small size. This circuit portion does not affect to the critical path. When the above operation time is very short, the bipolur transistor configuration is effective.
  • the word drive lines f o - f 511 are charged by the NPN transistors 50000 - 50511.
  • the MOS FET's of the address decoder 11 need only drive one of the NPN transistors 50000 - 50511, they may be of small size.
  • the word driver of the present invention does not need polurity inversion and hence it may be constructed by one NPN transistor and one MOS FET as opposed to the prior art MOS FET word driver which needs two inverter stages (four MOS FET's). As a result, a high speed driver is attained with a smaller area. The number of bipolar transistors used can be reduced to a minimum and the heat generation by the bipolur transistors can be suppressed.
  • Fig. 9 shows a detail of the memory cells 13 and the pre-charging circuit 14.
  • the memory cells 13 is arranged in an array and constructed by MOS FET's. As shown in Fig. 9, it is an OR array which is combined with the pre-charging circuit 14 to form a dynamic array by which the discharge of bit lines b 0 - b 127 by the memory cells are inhibited during the pre-charging period (period E).
  • the capacitive loads of the bit lines b 0 - b 127 are large because up to 512 MOS FET's are added thereto.
  • the pre-charging circuit 14 uses NPN transistors 6000 - 6127 to increase charging speeds to the bit lines b 0 - b 127
  • the memory cells 13 may be constructed by combinations of bipolar transistors and MOS FET's and the NPN transistors used in the pre-charging circuit 14 may be a multi-emitter transistor.
  • Fig. 10 shows a detail of the multiplexer and sense circuits 15. As described above, each word selected by the address decoder 11 consists of 128 bits. If one memory word consists of 32 bits, four memory words are contained in a word selected by the address decoder 11. Multiplexers 700 - 731 shown in Fig. 10 each selects one bit from each of the bit line sets b 0 - b 31 b 4 - b 71 ..., b 124 - b 127 to read the required word.
  • Sense circuits 732 - 736 each corresponds to one of the multiplexers 700 - 731.
  • NPN transistors 7000 - 7031 serve to pre-charge the outputs of the multiplexers 700 - 731 and NPN transistors 7100 - 7131 serve to discharge the outputs.
  • the NPN transistors 7000 - 7031 are active during the period E and the NPN transistors 7100 - 7131 are active during the period E. They serve to accelerate the discharge by the memory cells of the bit lines electrically connected through the multiplexers 700 - 731. More specifically, in the sense circuit 732, a signal line g 0 is pre-charged in the period E by the NPN transistor 7000.
  • one of the bit lines b 0 - b 3 is connected to the signal line g 0 by the MOS FET. Assuming that the bit line b 0 is connected, one of the memory cells connected to the bit line b 0 starts to discharge the bit line b 0 and the signal line g 0 also starts to discharge.
  • the signal line (clock) a is "0"
  • a NOR gate 7200 constructed by MOS FET's, which receives the clock a and the signal line g 0 by the memory cell to raise an output signal s to "1”.
  • the signal line s is connected to a base of an NPN transistor 7100, which flows a base current in response to a small voltage rise to turn it on. As a result, the signal line g 0 is discharged to "0" at a high speed.
  • the above operation is applicable to other sense circuits 733 - 763.
  • the pre-charging NPN transistors 7000 -7031 by a multi-emitter transistor the space of the circuits can be reduced.
  • Fig. lla shows a detail of the sense circuit 732 and Fig. llb shows waveforms thereof.
  • the clock a is "1".
  • the signal line g 0 is charged by the NPN transistor 7000.
  • the base input signal s to the NPN transistor 7100 is "0" by the NMOS transistor 802 of the NOR gate 7200. Accordingly, the signal line g 0 is not discharged by the NPN transistor 7100.
  • the clock a is "0" and the signal line g 0 is initially "1".
  • the PMOS transistor 800 and the NMOS transistor 803 of the NOR gate 7200 are ON, and the PMOS transistor 801 and the NMOS transistor 802 are OFF.
  • the NOR gate 7200 functions as an inverter by the PMOS transistor 801 and the NMOS transistor 803.
  • the signal line g 0 starts to discharge by the memory cell
  • a resulting voltage drop in the signal line g 0 is amplified by a gain of the inverter to produce the output signal s.
  • the NPN transistor 7100 can be turned on by a small voltage drop in the signal ling g 0 .
  • Fig. llb shows waveforms of the above operation.
  • Fig. 12 shows a detail of the output buffers 16 with latches.
  • Latches 8000 - 8031 are master/slave dynamic MOS latches which store data in the periods E and E.
  • inverters 8100 - 8131 at a final stage connected to the internal bus may be MOS inverters.
  • the capacitive loads of the logic blocks including the internal bus are large, it is effective to construct the inverters by bipolar transistors.
  • the advantages of the compuctness and the low power consumption of the MOS FET's and the high current drive capability of the bipolar transistors are effectively utilized. Accordingly, a high speed and high integration ROM can be attained in a microcomputer LSI.
  • each of the logic units of the ROM 112 is constructed by a matrix of a number of units each consisting of one MOS FET.
  • the memory cells of the RAM 113 which is one of the logic blocks of the microcomputer is constructed by a matrix of a plurality of units each consisting of a plurality of MOS FET's.
  • the capacitive load also increases by the high integration. Accordingly, the increase of the signal transmission delay can be prevented by driving the load by bipolar buffers construted by bipolar transistors.
  • Fig. 14 shows a configuration of a processing circuit of the processor ll4 in one embodiment of the present invention. It is constructed in a different manner from the ROM 112 descrived above.
  • the processing circuit 90 is constructed by a matrix of different logic units such as ALU 91, shifter 92, operation registers 93, input register 94 and output register 95, which are connected to buses 96a and 96b.
  • the output register 95 is connected to the internal bus (117 in Fig. 1) of the microcomputer by a bipolar buffer 97 to enhance the drive capability to the internal bus as is done in the output buffers 16 of the ROM 112.
  • an output of a microprogram memory 99 of the same construction as the ROM 112, in the processor of the microprogram- controlled microcomputer is decoded by a microinstruction decoder 98, and the output thereof is amplified by a bipolar buffer 1000.
  • the microinstruction from the microprogram memory 99 is decoded by the microinstruction decoder 98 to control the processing circuit 90.
  • the microinstruction decoder 98 comprises a random arrangement and/or at least one PLA (Programmable logic array) of logic units.
  • the outputs of the randomly arranged logic units are also amplified by the bipolar buffer 1000 so that the heavy load processing circuit 90 is controlled at a high speed.
  • Fig. 15 shows a detail of a portion of Fig. 14 and Fig. 16 shows waveforms thereof.
  • the microinstruction read from the microprogram memory 99 is decoded by the microinstruction decoder 98 into signals to control the processing circuit 90. As an example, a register-to-register operation is explained below.
  • the microinstruction selects registers which are to sent out the data to buses rb 0 and rb l , by the decoders (e.g. 152 and 153) constructed by MOS FET's. Assuming that the two registers shown are selected from the registers 93, the outputs 14h and 14j of the decoders 152 and 153 assume “1", respectively, and the signal lines 14c and 14e are driven at a high speed by the NPN transistors 148 and 150 in the period E (clock a is "1").
  • the data read MOS gates 137 and 141 of the respective registers are driven by the signal lines 14c and 14e and the data of the respective registers are sent out to the buses rb 0 and rb 1 , respectively. Since the readout of the register to the bus is required at the beginning of one micro-operation, a highest speed is required.
  • the MOS FET's 149 and 151 are used to keep the signal lines 14c and 14e to "0" during the period E (clock a is "1") to inhibit the readout of the registers.
  • the drivers for reading the registers can be implemented by the same circuit as the word drivers shown in Fig. 8.
  • the data sent out to the buses rb 0 and rb 1 are latched during the period E by the MOS FET's 130 and 131 arranged at the input of the ALU 91.
  • the latched data d 0 and d 1 are processed by the processing circuit 132 of the ALU 91 under the control of the signal 14a derived by driving the MOS inverters 143 - 145 by the operation code signal 14f.
  • the result is sent out to the bus Wb by the driver constructed by the NPN transistor 133 and the MOS FET 134.
  • This driver maintains the bus Wb at "0" during the period E, and if the result r is "0", it keeps the bus Wb unchanged during the period E, and if the result r is "1", it charges the bus Wb to "1" by the NPN transistor 133.
  • the data on the bus Wb is written into one of the registers 93 which has "0" output at the corresponding write decoder. For example, if the outputs 14g and 14i of the decoders 154 and 155 are "0", the write pulses synchronized with the clock a are produced on the signal lines 14b and 14d by the MOS gates 146 and 147 in the period E, and the data on the bus Wb is written into the register through the MOS gates 138 and 142.
  • the register readout to be executed first is the worst critical path.
  • the readout signals 14c and 14e must be driven at a high speed by the NPN transistors 148 and 150.
  • the bipolar driver 1000 is thus characterized by the use of the NPN transistors in the critical path area.
  • Fig. 16 shows waveforms of the signals described above.
  • Bipolar transistors may be arranged at the outputs of the ALU 91, shifter 92, operation registers 93, input register 94 and output register 95 of the processing circuit 90 to enhance the drive capability of the outputs depending on a degree of integration of the driven units so that the increase of the signal transmission delay can be prevented.
  • the bipolar buffer constructed by the bipolar transistors is inserted between the high integration logic blocks such as processor and ROM in the microcomputer or between high integration logic units of the logic block such as the MOS address decoder of the ROM and the MOS memory to current-amplify the output of the preceding stage so that the logic unit or the logic block in the succeeding stage is positively driven.
  • the bipolar buffer can be formed on a silicon chip of several millimeters square together with the ligic units or the logic blocks. Since the bipolar transistors are distimpedly arranged, local heat generation by the bipolar transistors is prevented.
  • Fig. 17 shows a configration of a high integration processor in another embodiment of the present invention.
  • the processor has almost the same configuration as that of the processor which is one of the logic blocks shown in Fig. 14 but the processor is constructed by an LSI to attain high integration.
  • FIG. 17 the primed numerals denote the elements of the corresponding numerals shown in Fig. 14 except for an internal bus 117' and a microinstruction control block 900'. Only the scale of integration differs.
  • a processing circuit 90' and the microinstruction control block 900' in Fig. 17 may correspond to the logic blocks, and an ALU 91', a shifter 92', operation registers 93', an input register 94', an output register 95', a microinstruction decoder 98' and a microprogram memory 99' may correspond to the logic units, and buses 96'a, 96'b and the internal bus 117', and a buffer 1000' including bipolar transistors correspond to the coupling circuits. The operation is similar to that of Fig. 14 and a detailed explanation thereof is omitted here.
  • the coupling circuit having at least a portion thereof constructed by the bipolar transistors is inserted between the logic blocks of the integrated circuit device or between the logic units of the logic block. Accordingly, the high integration of the semiconductor integrated circuit device is attained while maintaining the high speed.

Abstract

In a semiconductor integrated circuit device having at least two logic blocks (112, 113, 114, 115, 116) each including at least two logic units (10, 12, 15) each having a number of MOS FET's integrated therein, bipolar transistors for driving the MOS FETs are selectively arranged between the logic blocks and/or the logic units so as to shorten the critical path of a logic block.

Description

  • The presesnt invention relates to a semiconductor integrated circuit device, and more particularly to a semiconductor integrated circuit device suitable to a high density and high speed logic large scale integration.
  • The advancement in semiconductor technology in recent years is remarkable, particularly in a field of MOS (metal oxide semiconductor), as the MOS technology has been developed, small scaling of a device is accelerated and many circuits can be integrated on a silicon chip of several milimeters square.
  • However, as an integration density of the LSI increases by the improvement of the MOS technology, a plurality of logic blocks each comprising a number of MOS field effect transistors can be formed on one silicon chip. In coupling the logic blocks on the chip, a capacitive load increases, which results in the decrease of a signal transmission rate. A cause of the increase of the capacitive load resides in the use of a number of MOS field effect transistors which are voltage devices. Thus, a weak point of the MOS field effect transistors appears.
  • Fig. 1 shows a configuration of a one-chip microcomputer which is a typical example of a highly integrated logic LSI. The LSI which forms the microcomputer 100 has logic blocks such as a ROM (read-only memory) 112, a RAM (random access memory) 113, a processor 114, a timer 115 and a peripheral circuit 116 arranged inside of input/output buffers 111 arranged in an outer periphery of a chip and interconnected through an internal bus 117. While not shown, a clock circuit is also one of the logic blocks. As the respective elements are highly integrated and a circuit scale of each element increases, a large number of MOS field effect transistors are integrated. As a result, the following problems occur.
  • One of the problems is the increase of signal transmission delay in each logic block. As the integration densities of the ROM 112 and the RAM 113 increase, the total number of bits of the memory naturally increases. An example of a high integration memory is explained below for the ROM 112.
  • Fig. 2 shows a block diagram of the ROM 112 which is one of the logic blocks of the microcomputer shown in Fig. 1. The ROM 112 comprises address input buffers 10, word drivers 12, multiplexer and sense circuits 15, which serve as coupling circuits, and an address decoder 11 and memory cells 13 which serve as logic units. Those coupling circuits and the logic units are interconnected through an address input bus 118, an address buffer output bus 120, a decoder output bus 122 and buses through which word signals 124, bit signals 126 and data outputs 128 are transmitted.
  • In the prior art device, those coupling circuits are formed by the MOS field effect -transistors. As the total number of bits of the ROM 112 increases, sizes of arrays of the address decoder 11 and the memory cells 13 increase. As a result, a load of the address input buffers 10 which drive the address decoder 11 and a load of the word drivers 12 which drive the memory cells 13 increase, which results in the delay of the signal transmission. Assuming that 123-i of the word drivers 12 in formed by a CMOS (complementary MOS) field effect transistor (FET), it needs sufficiently large P and N-channel MOS FET's as shown in Fig. 3 in order to drive a heavy load. In Fig. 3, 122-i denotes an i-th decoder output of a number of decoder outputs, 123-i denotes an i-th driver of a number of word drivers and 124-i denotes an i-th word signal. When the MOS FET's having large current capacities are used in the coupling circuits, the signals delay in the coupling circuits because of the increase of the output load and it is difficult to attain a remarkable signal transmission speed effect.
  • Secondly, the delays of the signal transmission among the respective logic blocks increase. Like in the case of the delay of the signal transmission in each logic block, as the number of logic blocks in the'system in a chip level increases, a load including the internal bus 117 for interconnecting the logic blocks also increases and the signal transmission delay is remarkable when the signal is transmitted from one logic block to another or a plurality of logic blocks.
  • The increse of the signal transmission delay due to a number of MOS FET's in the respective logic blocks and the increase of the signal transmission delay among the logic blocks impart a significant affect to a processing speed of a high integration logic circuit device such as a one-chip microcomputer. Since the LSI like the microcomputer performs more complex operations than a single function circuit device such as a memory LSI, the functions of the logic blocks in the chip are different from each other and flow paths of processing or processing times in the respective logic blocks differ depending on a particular condition.a limit of the processing speed of the overall system of the microcomputer is determined by an integration of the limits of the processing times of the respective logic blocks of the computer or an integration of the critical paths. Accordingly, if the critical path in the logic block is shortened, the limit of the processing speed of the microcomputer is reduced. Thus, if the signal transmission delay due to the MOS FET's in the logic circuit forming the critical path of the logic block is reduced, the limit of the processing speed of the microcomputer can be reduced. For this purpose, therefore, it is not necessary to consider the signal transmission delays by the MOS FET's which do not form the critical paths.
  • The increase of the signal transmission delay in the respective logic blocks and the increase of the signal transmission delay among the logic blocks are due to a lack of a current driving capability of the MOS FET's used. In order to enhance the current driving capability, it has been proposed to use bipolar transistors instead of the MOS FET's. (See Japanese Laid-Open Patent Applications 55-129994 and 56-58193.) However, those references relate to a single function semiconductor memory LSI and they do not discuss about the signal delay among the logic blocks or the signal delay in the respective logic blocks in the high integration semiconductor circuit device comprising a plurality of logic blocks to which the present invention is applied. In the semiconductor memory LSI disclosed in those references, the processing time required to produce a corresponding data is constant whichever address may be selected, and the references do not discuss about the affect to the critical path by the signal delay due to the MOS FET's.
  • It is an object of the present invention to provide a semiconductor integrated circuit device which allows a high integration without impeding a high speed signal transmission.
  • The above object is attained, in accordance with the present invention, by inserting a coupling circuit having at least a portion thereof formed by a bipolar transistor capable of flowing a large current to drive large loads among logic units formed by MOS FET's and among logic blocks formed by the logic units.
  • Those and other objects and advantages of the present invention will be apparent from the following description of the invention discussed in connection with the accompanying drawings, in which:
    • Fig. 1 shows a configuration of a typical microcomputer constructed by an LSI,
    • Fig. 2 shows a configuration of a ROM used in Fig. 1,
    • Fig. 3 is a circuit diagram of a portion of a word drive buffer 12 shown in Fig. 2,
    • Fig. 4 shows an overall configuration of a ROM of the microcomputer in one embodiment of the present invention,
    • Fig. 5 shows signal waveforms thereof,
    • Fig. 6 shows a configuration of address input buffers,
    • Fig. 7 shows a configuration of an address decoder,
    • Fig. 8 shows a configuration of word drivers,
    • Fig. 9 shows a circuit diagram of memory cells and a precharging circuit,
    • Fig. 10 shows a configuration of multiplexer and sense circuits,
    • Fig. lla shows a configuration of the sense circuits of Fig. 10,
    • Fig. llb shows waveforms of the circuits of Fig. lla,
    • Fig. 12 shows a configuration of output buffers with latches,
    • Fig. 13 shows a circuit diagram of a RAM of the microcomputer in the embodiment of the present invention,
    • Fig. 14 shows a configuration of a processor of the microcomputer in the embodiment of the present invention,
    • Fig. 15 shows a circuit diagram of a main portion of Fig. 14,
    • Fig. 16 shows waveforms in the circuit of Fig. 15, and
    • Fig. 17 shows a configuration of a high integration processor device in another embodiment of the present invention.
  • One embodiment of the present invention is now explained with reference to the drawings in which the like elements to those of Figs. 1 and 2 are designated by the like numerals.
  • Fig. 4 shows an overall configuration of a ROM in one embodiment of the present invention, and Fig. 5 shows waveforms thereof. The present embodiment shows a dynamic ROM which is one of logic blocks and it comprises address input buffers 10; an address decoder 11, word drivers 12, memory cells 13, a bit line pre- charging circuit 14, bit line multiplexer and sense circuits 15 and output buffers 16. The operation is now explained for a first half period (E) and a second half period (E) of a reference clock a.
  • Period E
  • During this period, the bit lines b are pre-charged and an address is decoded. The bit lines b are charged by the reference clock a applied to the pre-charging circuit 14 so that they are rendered to high levels. On the other hand, an address signal c applied to the address input buffers 10 is converted to a pair of positive and negative signals d by the buffers 10, which are supplied to the address decoder 11. As a result of decoding, a word signal ei assumes a high level to select a memory word. Those operations occur during the period E.
  • Period E
  • A word in the memory cells 13 is selected by a word drive signal fi established during the period E and the bit lines b pre-charged during the period E are selectively discharged in accordance with the states of the memory cells which constitute the selected word. As a result, a data is reflected to the bit lines b, and a signal g is produced by the multiplexer and sense circuits 15. A memory data h is read out from the output buffers 16.
  • In the ROM of Fig. 1, the precharge and the discharge are repeated so that the data read cycles are repeated.
  • Details of the logic units of the ROM of Fig. 4 are now explained with reference to Figs. 6, 7, 8, 9, 10, 11, 12a and 12b.
  • Address input buffers 10
  • Fig. 6 shows a detail of the address input buffers 10 shown in Fig. 4. Assuming that a 64K-bit ROM is used and a bit length of one word selected by the address decoder 11 is 128-bit length, the address signal c applied to the address input buffers 10 is of 9-bit length (29 = 512) to select one of 512 words. The 9-bit address signal c is converted to the pair of positive and negative signals d (18 lines) by the buffers 201 - 209 and 211 - 219 and they are supplied to the address decoder 11. The address decoder 11 decodes one of the 512 words. Thus, the 18-line signal d drives one of 256 MOS FET's. In order to enhance a driving power, NPN bipolar transistors 220 are arranged in a final stage.
  • The output-of the buffer 201 constituted by MOS FET's is supplied to the other buffer 211 and to the bases of the NPN bipolar transistors 600 and 602. The output of the buffer 211 is supplied to the bases of the NPN transistors 601 and 603. Accordingly, when the address signal cl is "0", the output of the buffer 201 is "1" and the output of the buffer 211 is "0", and the NPN bipolar transistors 600 and 602 are ON while the NPN bipolar transistors 601 and 603 are OFF. In the bipolar transistor circuit 220, the collectors of the NPN bipolar transistors 601 and 602 are connected to Vcc (power supply), the emitters of the transistors 600 and 603 are connected to GND (ground), the collector of the transistor 600 and the emitter of the transistor 601 are interconnected, the collector of the transistor 603 and the emitter of the transistor 602 are interconnected and signal lines d1 and d1 are taken out from the junctions. The signal line d1 is rapidly discharged by the NPN transistor 600 and the signal line d1 is rapidly charged by the NPN transistor 602. As a result, the signal line d1 assumes "0" and the signal line d1 assumes "1" so that a pair of signals are produced
  • In this manner, one of the transistors in each of the NPN transistor pairs 600 and 601, and 602 and 603 is ON (and the other is OFF) so that they operate like CMOS circuits. Accordingly, the current flows only when the address signal cl changes and hence a low power consumption is attained.
  • Since the address decoder 11 is driven by the NPN transistors 220, the buffers 201 and 211 need only drive the NPN transistors 600, 601, 602 and 603. Accordingly, the buffers 201 and 211 may be constructed by relatively small MOS FET's. When the buffers 201 and 211 are of CMOS structure, it is more effective to save the power consumption. Since the collectors of the NPN transistors 601 and 602 may be common, a space of the bipolor transistor circuits can be reduced. The same is true for bipolar transistor circuits of the other buffers.
  • Address decoder 11
  • Fig. 7 shows a detail of the address decoder 11 shown in Fig. 4. The address decoder 11 is arranged in an array and it is preferably constructed by MOS FET's to reduce a space. In the present embodiment, an OR array is used. For example, when the 9-bit address signal c is all "0", a signal d1-9 is LOW and a-signal d1-9 is HIGH. As a result, only a word signal e0 is HIGH so that a word 0 is selected.
  • A multi-emitter NPN transistor .r a combination of bipolar transistors and MOS FET's may be used in the address decoder 11.
  • Word drivers 12
  • Fig. 8 shows a detail of the word drivers 12 shown in Fig. 4. Since the word drivers have large loads as the address input buffers do, NPN transistors are used to enhance current drive capabilities. The NPN transistors 50000 - 50511 serve to charge corresponding word drive signal lines f0 - f411 to high level, and MOS FET's 51000 - 51511 serve to discharge the word drive line fi charged in the previous cycle. The word drive line fi is forcedly discharged in the pre-charge period (period E) for the bit lines. A power line a to the NPN transistors 50000 - 50511 is synchronized with the period E and the word drive line fi is not charged in the period E.
  • The above operation is carried out in the period E as shown in Fig. 5.
  • The word drive lines f0 - f 511 are discharged by the MOS FET's 51000 - 51511 so that they are discharged during the operation period of the address decoder 11 in the period E (a period from the settlement of the signal d'to the settlement of the word signals e0 - e511). Thus, the NPN transistors may be of small size. This circuit portion does not affect to the critical path. When the above operation time is very short, the bipolur transistor configuration is effective. On the other hand, the word drive lines fo - f511 are charged by the NPN transistors 50000 - 50511. Thus, the operation times of the word drive, the discharge of the bit lines by the memory cells and the operation of the sense circuit, which occur in the period E are shortened, and hence the period E is shortened so that a fast access is attained. By utilizing the NPN transistors in the paths which are critical to the fast access and utilizing the MOS FET's in the non-critical paths, a high speed operation is attained with small circuits.
  • Since the MOS FET's of the address decoder 11 need only drive one of the NPN transistors 50000 - 50511, they may be of small size.
  • Since the word signals e0 - e511 which are the outputs of the OR-array address decoder 11 are high when they are active, the word driver of the present invention does not need polurity inversion and hence it may be constructed by one NPN transistor and one MOS FET as opposed to the prior art MOS FET word driver which needs two inverter stages (four MOS FET's). As a result, a high speed driver is attained with a smaller area. The number of bipolar transistors used can be reduced to a minimum and the heat generation by the bipolur transistors can be suppressed.
  • Memory cells 13 and pre-charging circuit 14
  • Fig. 9 shows a detail of the memory cells 13 and the pre-charging circuit 14. Like the address decoder 11, the memory cells 13 is arranged in an array and constructed by MOS FET's. As shown in Fig. 9, it is an OR array which is combined with the pre-charging circuit 14 to form a dynamic array by which the discharge of bit lines b0 - b 127 by the memory cells are inhibited during the pre-charging period (period E). The capacitive loads of the bit lines b0 - b127 are large because up to 512 MOS FET's are added thereto. Thus, the pre-charging circuit 14 uses NPN transistors 6000 - 6127 to increase charging speeds to the bit lines b0- b127
  • The memory cells 13 may be constructed by combinations of bipolar transistors and MOS FET's and the NPN transistors used in the pre-charging circuit 14 may be a multi-emitter transistor.
  • Multiplexer and sense circuit 15
  • Fig. 10 shows a detail of the multiplexer and sense circuits 15. As described above, each word selected by the address decoder 11 consists of 128 bits. If one memory word consists of 32 bits, four memory words are contained in a word selected by the address decoder 11. Multiplexers 700 - 731 shown in Fig. 10 each selects one bit from each of the bit line sets b0 - b31 b 4 - b 71 ..., b 124 - b127 to read the required word.
  • Sense circuits 732 - 736 each corresponds to one of the multiplexers 700 - 731. NPN transistors 7000 - 7031 serve to pre-charge the outputs of the multiplexers 700 - 731 and NPN transistors 7100 - 7131 serve to discharge the outputs. The NPN transistors 7000 - 7031 are active during the period E and the NPN transistors 7100 - 7131 are active during the period E. They serve to accelerate the discharge by the memory cells of the bit lines electrically connected through the multiplexers 700 - 731. More specifically, in the sense circuit 732, a signal line g0 is pre-charged in the period E by the NPN transistor 7000. During the period E, one of the bit lines b0 - b3 is connected to the signal line g0 by the MOS FET. Assuming that the bit line b0 is connected, one of the memory cells connected to the bit line b0 starts to discharge the bit line b0 and the signal line g0 also starts to discharge. In the period E, the signal line (clock) a is "0", and a NOR gate 7200 constructed by MOS FET's, which receives the clock a and the signal line g0 by the memory cell to raise an output signal s to "1". The signal line s is connected to a base of an NPN transistor 7100, which flows a base current in response to a small voltage rise to turn it on. As a result, the signal line g0 is discharged to "0" at a high speed.
  • The above operation is applicable to other sense circuits 733 - 763. By constructing the pre-charging NPN transistors 7000 -7031 by a multi-emitter transistor, the space of the circuits can be reduced.
  • Referring to the Figs. lla and llb, a detail of the voltage drop detection of the signal line go by the NOR gate 7200 is explained. Fig. lla shows a detail of the sense circuit 732 and Fig. llb shows waveforms thereof.
  • (1) Period E
  • During the period E, the clock a is "1". Thus, the signal line g0 is charged by the NPN transistor 7000. On the other hand, the base input signal s to the NPN transistor 7100 is "0" by the NMOS transistor 802 of the NOR gate 7200. Accordingly, the signal line g0 is not discharged by the NPN transistor 7100.
  • (2) Period E
  • During the period E, the clock a is "0" and the signal line g0 is initially "1". The PMOS transistor 800 and the NMOS transistor 803 of the NOR gate 7200 are ON, and the PMOS transistor 801 and the NMOS transistor 802 are OFF. Under this condition, the NOR gate 7200 functions as an inverter by the PMOS transistor 801 and the NMOS transistor 803. When the signal line g0 starts to discharge by the memory cell, a resulting voltage drop in the signal line g0 is amplified by a gain of the inverter to produce the output signal s. Accordingly, the NPN transistor 7100 can be turned on by a small voltage drop in the signal ling g0. Fig. llb shows waveforms of the above operation. When the signal line g0 reaches a certain voltage level (sense level) during the discharge by the memory cell (MOS), it is thereafter discharged at a high speed by the NPN transistor 7100.
  • Output buffers 16
  • Fig. 12 shows a detail of the output buffers 16 with latches. Latches 8000 - 8031 are master/slave dynamic MOS latches which store data in the periods E and E. When loads are small, inverters 8100 - 8131 at a final stage connected to the internal bus (117 in Fig. 1) may be MOS inverters. When the capacitive loads of the logic blocks including the internal bus are large, it is effective to construct the inverters by bipolar transistors.
  • In accordance with the present embodiment, the advantages of the compuctness and the low power consumption of the MOS FET's and the high current drive capability of the bipolar transistors are effectively utilized. Accordingly, a high speed and high integration ROM can be attained in a microcomputer LSI.
  • In the above embodiment, each of the logic units of the ROM 112 is constructed by a matrix of a number of units each consisting of one MOS FET. On the other hand, as shown in Fig. 13, the memory cells of the RAM 113 which is one of the logic blocks of the microcomputer is constructed by a matrix of a plurality of units each consisting of a plurality of MOS FET's. In such a memory, the capacitive load also increases by the high integration. Accordingly, the increase of the signal transmission delay can be prevented by driving the load by bipolar buffers construted by bipolar transistors.
  • Fig. 14 shows a configuration of a processing circuit of the processor ll4 in one embodiment of the present invention. It is constructed in a different manner from the ROM 112 descrived above. The processing circuit 90 is constructed by a matrix of different logic units such as ALU 91, shifter 92, operation registers 93, input register 94 and output register 95, which are connected to buses 96a and 96b. The output register 95 is connected to the internal bus (117 in Fig. 1) of the microcomputer by a bipolar buffer 97 to enhance the drive capability to the internal bus as is done in the output buffers 16 of the ROM 112.
  • In the processing circuit 90, an output of a microprogram memory 99 of the same construction as the ROM 112, in the processor of the microprogram- controlled microcomputer is decoded by a microinstruction decoder 98, and the output thereof is amplified by a bipolar buffer 1000. The microinstruction from the microprogram memory 99 is decoded by the microinstruction decoder 98 to control the processing circuit 90. While not shown, the microinstruction decoder 98 comprises a random arrangement and/or at least one PLA (Programmable logic array) of logic units. The outputs of the randomly arranged logic units are also amplified by the bipolar buffer 1000 so that the heavy load processing circuit 90 is controlled at a high speed.
  • Fig. 15 shows a detail of a portion of Fig. 14 and Fig. 16 shows waveforms thereof. The microinstruction read from the microprogram memory 99 is decoded by the microinstruction decoder 98 into signals to control the processing circuit 90. As an example, a register-to-register operation is explained below.
  • (1) Readout of register
  • The microinstruction selects registers which are to sent out the data to buses rb0 and rbl, by the decoders (e.g. 152 and 153) constructed by MOS FET's. Assuming that the two registers shown are selected from the registers 93, the outputs 14h and 14j of the decoders 152 and 153 assume "1", respectively, and the signal lines 14c and 14e are driven at a high speed by the NPN transistors 148 and 150 in the period E (clock a is "1"). The data read MOS gates 137 and 141 of the respective registers are driven by the signal lines 14c and 14e and the data of the respective registers are sent out to the buses rb0 and rb1, respectively. Since the readout of the register to the bus is required at the beginning of one micro-operation, a highest speed is required. The MOS FET's 149 and 151 are used to keep the signal lines 14c and 14e to "0" during the period E (clock a is "1") to inhibit the readout of the registers. The drivers for reading the registers can be implemented by the same circuit as the word drivers shown in Fig. 8.
  • By pre-charging the buses rbO and rb1 in the period E and adding the sense circuits 732 shown in Figs. 10, lla and llb to discharge the buses, the speed of the readout of the registers can be increased.
  • (2) Latching of data on buses
  • The data sent out to the buses rb0 and rb1 are latched during the period E by the MOS FET's 130 and 131 arranged at the input of the ALU 91.
  • (3) Arithmetic operation
  • The latched data d0 and d1 are processed by the processing circuit 132 of the ALU 91 under the control of the signal 14a derived by driving the MOS inverters 143 - 145 by the operation code signal 14f. The result is sent out to the bus Wb by the driver constructed by the NPN transistor 133 and the MOS FET 134. This driver maintains the bus Wb at "0" during the period E, and if the result r is "0", it keeps the bus Wb unchanged during the period E, and if the result r is "1", it charges the bus Wb to "1" by the NPN transistor 133.
  • (4) Writing to registers
  • The data on the bus Wb is written into one of the registers 93 which has "0" output at the corresponding write decoder. For example, if the outputs 14g and 14i of the decoders 154 and 155 are "0", the write pulses synchronized with the clock a are produced on the signal lines 14b and 14d by the MOS gates 146 and 147 in the period E, and the data on the bus Wb is written into the register through the MOS gates 138 and 142.
  • In the one micro-operation described above, the register readout to be executed first is the worst critical path. Thus, the readout signals 14c and 14e must be driven at a high speed by the NPN transistors 148 and 150. The bipolar driver 1000 is thus characterized by the use of the NPN transistors in the critical path area.
  • Fig. 16 shows waveforms of the signals described above.
  • Bipolar transistors may be arranged at the outputs of the ALU 91, shifter 92, operation registers 93, input register 94 and output register 95 of the processing circuit 90 to enhance the drive capability of the outputs depending on a degree of integration of the driven units so that the increase of the signal transmission delay can be prevented.
  • In accordance with the present embodiment, the bipolar buffer constructed by the bipolar transistors is inserted between the high integration logic blocks such as processor and ROM in the microcomputer or between high integration logic units of the logic block such as the MOS address decoder of the ROM and the MOS memory to current-amplify the output of the preceding stage so that the logic unit or the logic block in the succeeding stage is positively driven. As a result, even if the capacitive load increases by the high integration of the MOS FET's, the signal transmission delay between the logic units or the logic blocks is prevented and the high integration of the semiconductor circuit is attained while maintaining the high speed. The bipolar buffer can be formed on a silicon chip of several millimeters square together with the ligic units or the logic blocks. Since the bipolar transistors are distibutedly arranged, local heat generation by the bipolar transistors is prevented.
  • When the function of the processor is complex, a number of MOS FET's must be integrated to form the processor on a silicon chip. In such a high integration processor, the decrease of the signal transmission speed due to the increase of the capacitive load is again a problem.
  • Fig. 17 shows a configration of a high integration processor in another embodiment of the present invention. As seen from Fig. 17, the processor has almost the same configuration as that of the processor which is one of the logic blocks shown in Fig. 14 but the processor is constructed by an LSI to attain high integration.
  • In Fig. 17, the primed numerals denote the elements of the corresponding numerals shown in Fig. 14 except for an internal bus 117' and a microinstruction control block 900'. Only the scale of integration differs. A processing circuit 90' and the microinstruction control block 900' in Fig. 17 may correspond to the logic blocks, and an ALU 91', a shifter 92', operation registers 93', an input register 94', an output register 95', a microinstruction decoder 98' and a microprogram memory 99' may correspond to the logic units, and buses 96'a, 96'b and the internal bus 117', and a buffer 1000' including bipolar transistors correspond to the coupling circuits. The operation is similar to that of Fig. 14 and a detailed explanation thereof is omitted here.
  • As described herein above, according to the semiconductor integrated circuit device of the present invention, the coupling circuit having at least a portion thereof constructed by the bipolar transistors is inserted between the logic blocks of the integrated circuit device or between the logic units of the logic block. Accordingly, the high integration of the semiconductor integrated circuit device is attained while maintaining the high speed.

Claims (13)

1. A semiconductor integrated circuit device formed on a major surface of a semiconductor substrate comprising:
a plurality of logic blocks (112, 113, 114, 3.15, 116; 90', 900') each including a plurality of logic units (11, 13; 91' - 96') each having a plurality of MOS FET's; and
coupling circuits (10, 12, 15) each inserted between the logic units of said logic blocks to transmit signal between the logic units;
at least one of said coupling circuits having at least a portion thereof constructed by bipolar transistors.
2. A semiconductor integrated circuit device according to Claim 1 wherein'at least one of the logic units connected to said coupling circuit having the bipolar transistors have the MOS FET's thereof arranged in a matrix.
3. A semiconductor integrated circuit device according to Claim 1 wherein said logic units include an address decoder (11) and memory cells (13).
4. A semiconductor integrated circuit divice according to Claim 1 wherein said coupling circuit having the bipolar transistors includes one set of address drivers (10), word drivers (12), a pre- charging circuit (14), sense circuits and output buffers (16).
5. A semiconductor integrated circuit device according to Claim 1 wherein said coupling circuit having the bipolar transistors includes the sense circuits (15), each of said sense circuits including a first bipolar transistor connected to a control signal line and a corresponding bit line to charge the bit line at a high speed, a logic circuit constructed by MOS FET's connected to said control signal line and said bit line to produce a logical output, and a second bipolar transistor connected to said logic circuit and said bit line to discharge said bit line at a high speed in response to said logical output.
6. A semiconductor integrated circuit device formed on a major surface of a semiconductor substrate comprising:
a plurality of logic blocks (112, 113, 114, 115, 116; 90', 900') each including a plurality of logic units (11, 13; 91' - 95') each having a plurality of MOS FET's; and
coupling circuits (10, 12, 15) each inserted between said logic blocks to transmit signals between the logic blocks;
at least one of said coupling circuits having at least a portion thereof constructed by bipolar transistors.
7. A semiconductor integrated circuit device according to Claim 6 wherein at least one of the logic blocks connected to said coupling circuit having the bipolar transistors have the MOS FET's thereof arranged in a matrix.
8. A semiconductor integrated circuit device according to Claim 6 wherein said logic block connected to said coupling circuit having the bipolar transistors includes at least one of ROM (112), RAM (113), processor (114) and timer (115).
9. A semiconductor integrated circuit device according to Claim 6 wherein said semiconductor integrated circuit device is a processor (100'), said processor comprising as the logic blocks a processing circuit (90') including at least one of ALU (91'), shifter (92'), operation registers (93'), input register (94') and output register (95') as the logic unit, and a microinstruction decoder control block (900').
10. A semiconductor integrated circuit device formed on a major surface of a semiconductor substrate comprising.
a plurality of logic blocks (112, 113, 114, 115, 116) each including a circuit portion for forming a critical path in the logic block; and
coupling circuit means (10, 12, 15) for interconnecting said logic blocks;
said coupling circuit means being connected to at least one of the circuit portion forming the critical paths in said logic blocks and including bipolar transistors for driving at least a portion of said circuit portions.
ll. A semiconductor integrated circuit device according to Claim 10 wherein said circuit portion forming the critical path driven bv said bipolar transistors is constructed by a plurality of MOS FET's.
12. A semiconductor integrated circuit device according to Claim 11 wherein said plurality of MOS FET's are arranged in a matrix.
13. A semiconductor integrated circuit device according to Claim 10 wherein said semiconductor integrated circuit device is a processor (100), said processor comprising as the logic blocks a processing circuit (90') and a microinstructioh control logic (900').
EP83109689A 1982-09-29 1983-09-28 Semiconductor integrated circuit device Expired EP0104657B1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP168502/82 1982-09-29
JP16850282A JPH0650813B2 (en) 1982-09-29 1982-09-29 Semiconductor integrated circuit device and microcomputer
JP187569/82 1982-10-27
JP57187569A JPS5978554A (en) 1982-10-27 1982-10-27 Semiconductor integrated circuit device

Publications (3)

Publication Number Publication Date
EP0104657A2 true EP0104657A2 (en) 1984-04-04
EP0104657A3 EP0104657A3 (en) 1987-01-28
EP0104657B1 EP0104657B1 (en) 1989-06-21

Family

ID=26492183

Family Applications (1)

Application Number Title Priority Date Filing Date
EP83109689A Expired EP0104657B1 (en) 1982-09-29 1983-09-28 Semiconductor integrated circuit device

Country Status (3)

Country Link
US (2) US5005153A (en)
EP (1) EP0104657B1 (en)
DE (1) DE3380105D1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2622038A1 (en) * 1987-10-19 1989-04-21 Thomson Semiconducteurs METHOD FOR PROGRAMMING MEMORY CELLS OF A MEMORY AND CIRCUIT FOR THE IMPLEMENTATION OF THIS METHOD
EP0152939A3 (en) * 1984-02-20 1989-07-19 Hitachi, Ltd. Arithmetic operation unit and arithmetic operation circuit
EP0396660A1 (en) * 1988-09-09 1990-11-14 Cross Check Systems Inc Method and apparatus for sensing defects in integrated circuit elements.
EP0810606A1 (en) * 1996-05-13 1997-12-03 STMicroelectronics S.r.l. Column multiplexer

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0801401B1 (en) * 1996-04-02 2003-08-27 STMicroelectronics, Inc. Testing and repair of embedded memory
US9007801B2 (en) 2009-07-07 2015-04-14 Contour Semiconductor, Inc. Bipolar-MOS memory circuit
US8035416B1 (en) * 2009-07-07 2011-10-11 Contour Semiconductor, Inc. Bipolar-MOS driver circuit
US9117499B2 (en) 2012-10-25 2015-08-25 Elwha Llc Bipolar logic gates on MOS-based memory chips

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3745539A (en) * 1972-03-20 1973-07-10 Ibm Latch type regenerative circuit for reading a dynamic memory cell
EP0013088A1 (en) * 1978-12-29 1980-07-09 Fujitsu Limited Very large-scale integration semiconductor circuit
JPS5658193A (en) * 1979-10-16 1981-05-21 Nec Corp Semiconductor memory device
JPS57134760A (en) * 1981-02-14 1982-08-20 Pioneer Electronic Corp Microcomputer system

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3553541A (en) * 1969-04-17 1971-01-05 Bell Telephone Labor Inc Bilateral switch using combination of field effect transistors and bipolar transistors
US3631528A (en) * 1970-08-14 1971-12-28 Robert S Green Low-power consumption complementary driver and complementary bipolar buffer circuits
US3865649A (en) * 1972-10-16 1975-02-11 Harris Intertype Corp Fabrication of MOS devices and complementary bipolar transistor devices in a monolithic substrate
US3987418A (en) * 1974-10-30 1976-10-19 Motorola, Inc. Chip topography for MOS integrated circuitry microprocessor chip
GB1540923A (en) * 1975-12-01 1979-02-21 Intel Corp Programmable single chip mos computer
US4144561A (en) * 1977-07-08 1979-03-13 Xerox Corporation Chip topography for MOS integrated circuitry microprocessor chip
US4103188A (en) * 1977-08-22 1978-07-25 Rca Corporation Complementary-symmetry amplifier
US4225877A (en) * 1978-09-05 1980-09-30 Sprague Electric Company Integrated circuit with C-Mos logic, and a bipolar driver with polysilicon resistors
US4266270A (en) * 1978-09-05 1981-05-05 Motorola, Inc. Microprocessor having plural internal data buses
US4307445A (en) * 1978-11-17 1981-12-22 Motorola, Inc. Microprogrammed control apparatus having a two-level control store for data processor
JPS5596158A (en) * 1979-01-16 1980-07-22 Olympus Optical Co Medicating tube
US4546370A (en) * 1979-02-15 1985-10-08 Texas Instruments Incorporated Monolithic integration of logic, control and high voltage interface circuitry
US4301383A (en) * 1979-10-05 1981-11-17 Harris Corporation Complementary IGFET buffer with improved bipolar output
US4366522A (en) * 1979-12-10 1982-12-28 Reliance Electric Company Self-snubbing bipolar/field effect (biofet) switching circuits and method
US4450519A (en) * 1980-11-24 1984-05-22 Texas Instruments Incorporated Psuedo-microprogramming in microprocessor in single-chip microprocessor with alternate IR loading from internal or external program memories
US4402003A (en) * 1981-01-12 1983-08-30 Supertex, Inc. Composite MOS/bipolar power device
US4445268A (en) * 1981-02-14 1984-05-01 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor integrated circuit BI-MOS device
FR2505102B1 (en) * 1981-04-29 1986-01-24 Radiotechnique Compelec DARLINGTON AMPLIFIER FORMED BY A FIELD EFFECT TRANSISTOR AND A BIPOLAR TRANSISTOR, AND ITS IMPLEMENTATION IN AN INTEGRATED SEMICONDUCTOR STRUCTURE
US4441117A (en) * 1981-07-27 1984-04-03 Intersil, Inc. Monolithically merged field effect transistor and bipolar junction transistor
US4433378A (en) * 1981-09-28 1984-02-21 Western Digital Chip topography for MOS packet network interface circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3745539A (en) * 1972-03-20 1973-07-10 Ibm Latch type regenerative circuit for reading a dynamic memory cell
EP0013088A1 (en) * 1978-12-29 1980-07-09 Fujitsu Limited Very large-scale integration semiconductor circuit
JPS5658193A (en) * 1979-10-16 1981-05-21 Nec Corp Semiconductor memory device
JPS57134760A (en) * 1981-02-14 1982-08-20 Pioneer Electronic Corp Microcomputer system

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
PATENTS ABSTRACTS OF JAPAN, vol. 5, no. 118 (P-73)[790], 30th July 1981; & JP 56058193 A (NIPPON DENKI K.K.) 21-05-1981 *
PATENTS ABSTRACTS OF JAPAN, vol. 6, no. 233 (P-156)[1111], 19th November 1982; & JP 57134760 (PIONEER K.K.) 20-08-1982 *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0152939A3 (en) * 1984-02-20 1989-07-19 Hitachi, Ltd. Arithmetic operation unit and arithmetic operation circuit
FR2622038A1 (en) * 1987-10-19 1989-04-21 Thomson Semiconducteurs METHOD FOR PROGRAMMING MEMORY CELLS OF A MEMORY AND CIRCUIT FOR THE IMPLEMENTATION OF THIS METHOD
EP0313431A1 (en) * 1987-10-19 1989-04-26 STMicroelectronics S.A. Programming method for memory cells and circuit for carrying out this method
US5022001A (en) * 1987-10-19 1991-06-04 Sgs-Thomson Microelectronics S.A. Method for the programming of the memory cells of a memory and a circuit to implement this method
EP0396660A1 (en) * 1988-09-09 1990-11-14 Cross Check Systems Inc Method and apparatus for sensing defects in integrated circuit elements.
EP0396660A4 (en) * 1988-09-09 1992-08-05 Cross-Check Systems, Inc. Method and apparatus for sensing defects in integrated circuit elements
EP0810606A1 (en) * 1996-05-13 1997-12-03 STMicroelectronics S.r.l. Column multiplexer
US5777941A (en) * 1996-05-13 1998-07-07 Sgs-Thomson Microelectronics S.R.L. Column multiplexer

Also Published As

Publication number Publication date
US5005153A (en) 1991-04-02
EP0104657B1 (en) 1989-06-21
EP0104657A3 (en) 1987-01-28
DE3380105D1 (en) 1989-07-27
US5696715A (en) 1997-12-09

Similar Documents

Publication Publication Date Title
US4618947A (en) Dynamic memory with improved address counter for serial modes
US4849658A (en) Dynamic logic circuit including bipolar transistors and field-effect transistors
US4661928A (en) Output buffer in which inductive noise is suppressed
JP2560020B2 (en) Semiconductor memory device
US4894804A (en) Resetting arrangement for a semiconductor integrated circuit device having semiconductor memory
US4618784A (en) High-performance, high-density CMOS decoder/driver circuit
EP0117282A2 (en) Word line decoder and driver circuitry
US3942162A (en) Pre-conditioning circuits for MOS integrated circuits
EP0104657B1 (en) Semiconductor integrated circuit device
US5808482A (en) Row decoder with level translator
KR20100071003A (en) Register file circuits with p-type evaluation
JP2001143477A (en) Semiconductor device
KR0155986B1 (en) Semiconductor memory device
GB2185649A (en) Memory output circuit
US6243319B1 (en) Semiconductor memory equipped with row address decoder having reduced signal propagation delay time
US3976892A (en) Pre-conditioning circuits for MOS integrated circuits
US6677782B2 (en) Semiconductor integrated circuit and semiconductor logic circuit used in the integrated circuit
US5333282A (en) Semiconductor integrated circuit device with at least one bipolar transistor arranged to provide a direct connection between a plurality of MOSFETs
US7034572B2 (en) Voltage level shifting circuit and method
KR970000880B1 (en) Semiconductor memory device
US6597201B1 (en) Dynamic predecoder circuitry for memory circuits
US4802126A (en) Semiconductor memory device
JP3068382B2 (en) Programmable logic array
US6586970B1 (en) Address decoder with pseudo and or pseudo nand gate
JP2673309B2 (en) Semiconductor storage device

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Designated state(s): CH DE FR GB IT LI NL SE

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): CH DE FR GB IT LI NL SE

17P Request for examination filed

Effective date: 19870129

17Q First examination report despatched

Effective date: 19880921

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE PATENT HAS BEEN GRANTED

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): CH DE FR GB IT LI NL SE

REF Corresponds to:

Ref document number: 3380105

Country of ref document: DE

Date of ref document: 19890727

ET Fr: translation filed
ITF It: translation for a ep patent filed

Owner name: MODIANO & ASSOCIATI S.R.L.

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

26N No opposition filed
ITTA It: last paid annual fee
EAL Se: european patent in force in sweden

Ref document number: 83109689.6

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 19970618

Year of fee payment: 15

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: NL

Payment date: 19970619

Year of fee payment: 15

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: SE

Payment date: 19970623

Year of fee payment: 15

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: CH

Payment date: 19970722

Year of fee payment: 15

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 19970930

Year of fee payment: 15

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 19980628

Year of fee payment: 16

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19980929

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LI

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19980930

Ref country code: CH

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19980930

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990401

REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

EUG Se: european patent has lapsed

Ref document number: 83109689.6

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990531

NLV4 Nl: lapsed or anulled due to non-payment of the annual fee

Effective date: 19990401

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990701

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990928

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 19990928